

# Load Compensation at a Reduced DC Link Voltage by Using DSTATCOM with Non-Stiff Source

# **B.Shravani**

Electrical and Electronics Engineering ST. Mark Educational Institution, Anantapur badiganchalashravani@gmail.com

# M.Naga Himaja

Electrical and Electronics Engineering ST. Mark Educational Institution, Anantapur Nagahimaja.m@gmail.com

**Abstract:** The distribution static compensator (DSTATCOM) is used for load compensation in power distribution network. In this paper, a new topology for DSTATCOM applications with non-stiff source is proposed. The proposed topology enables DSTATCOM to have a reduced dc-link voltage without compromising the compensation capability. It uses a series capacitor along with the interfacing inductor and a shunt filter capacitor. With the reduction in dc-link voltage, the average switching frequency of the insulated gate bipolar transistor switches of the DSTATCOM is also reduced. Consequently, the switching losses in the inverter are reduced. Detailed design aspects of the series and shunt capacitors are discussed in this paper. A simulation study of the proposed topology has been carried out using power systems computer-aided design simulator and the results are presented. Experimental studies are carried out to verify the proposed topology.

Keywords: *dc-link voltage*, *DSTATCOM*, *hybrid topology*, *non-stiff source* 

# **1. INTRODUCTION**

The proliferation of power electronics devices, nonlinear loads, and unbalanced loads has degraded the power quality in the power distribution network. To improve the quality of power, active power filters have been proposed. The distribution static compensator (DSTATCOM) is a shunt active filter, which injects currents into the point of common coupling (PCC) (the common point where load, source, and DSTATCOM are connected) such that the harmonic filtering, power factor correction, and load balancing can be achieved. In practice, the load is remote from the distribution substation and is associated with feeder impedance.

In the presence of feeder impedance, the inverter switching's distorted both the PCC voltage and the source currents. In this situation, the source is termed as non- stiff. If the same control algorithm for the stiff sources is used for the non- stiff sources, the reference currents generated will be erroneous; the load compensation using state feedback control of DSTATCOM with shunt filter capacitor gives, however, better results. The state feedback control of the shunt filter capacitor eliminates the switching frequency components in the terminal voltages and source currents.

The compensation performance of any active filter depends on the voltage rating of dc-link capacitor. In general, the dc-link voltage has much higher value than the peak value of the line-to-neutral voltages. This is done in order to ensure a proper compensation at the peak of the source voltage. In the authors discuss the current distortion limit and loss of control limit, which states that the dc-link voltage should be greater than or equal to  $\sqrt{6}$  times the phase voltage of the system for distortion-free compensation.

When the dc-link voltage is less than this limit, there is insufficient resultant voltage to drive the currents through the inductances so as to track the reference currents. Reference value of the dc-bus capacitor voltage mainly depends upon the requirement of reactive power compensation of the active power filter.

The primary condition for reactive power compensation is that the magnitude of reference dc-bus capacitor voltage should be higher than the peak of source voltage at the PCC. Due to these criteria, many researchers have used a higher value of dc capacitor voltage based on their applications.

## 2. CONVENTIONAL AND PROPOSED DSTATCOM

In this section, the conventional and proposed topologies of the DSTATCOM are discussed in detail. Fig. 1.1 shows the power circuit of the neutral clamped VSI topology-based DSTATCOM which is considered the conventional topology in this study. Even though this topology requires two dc storage devices, each leg of the VSI can be controlled independently and tracking is smooth with less number of switches when compared to other VSI topologies. In this figure,  $v_{sa}$ ,  $v_{sb}$ , and  $v_{sc}$  are source voltages of phases *a*, *b*, and *c*, respectively. Similarly,  $v_{ta}$ ,  $v_{tb}$ , and  $v_{tc}$  are the terminal voltages at the PCC. The source currents in three phases are represented by  $i_{sa}$ ,  $i_{sb}$ , and  $i_{sc}$  and load currents are represented by  $i_{la}$ ,  $i_{lb}$ , and  $i_{lc}$ .

The shunt active filter currents are denoted by  $i_{fa}$ ,  $i_{fb}$ ,  $i_{fc}$ , and  $i_o$  represents the current in the neutral leg.  $L_s$  and  $R_s$  represent the feeder inductance and resistance, respectively. The interfacing inductance and resistance are represented by  $L_f$  and  $R_f$ , respectively. The load constituted of both linear and nonlinear loads are as shown in this figure. The dc-link capacitors and voltages across them are represented by  $C_{dc1} = C_{dc2} = C_{dc}$  and  $V_{dc1} = V_{dc2} = V_{dc}$ , respectively. The current through the dc link is represented by the  $i_{dc}$ . In this topology, the voltage across each dc-link capacitance is chosen as 1.6 times the peak value of the source voltages as given.

Fig. 2.5 shows the equivalent circuit of the proposed neutral clamped VSI topology-based DSTATCOM. It is a combination of the conventional DSTATCOM topology with a capacitor  $C_f$  in series with the interfacing shunt branch of the active filter and a capacitor  $C_{sh}$  in shunt with the active filter. This topology is referred to as hybrid topology. The passive capacitor  $C_f$  has the capability to supply a part of the reactive power required by the load, and the active filter will compensate the balance reactive power and the harmonics present in the load. The addition of capacitor in series with the interfacing inductor of the conventional topology will reduce the dc-link requirement and reduces the average switching frequencies of the switches.





Equivalent circuit diagram of proposed neutral clamped VSI topology-based DSTATCOM

#### **3. DESIGN OF VSI PARAMETERS**

The parameters of the VSI need to be designed carefully for better tracking performance. The most important parameters that need to be taken into consideration while designing conventional VSI are dc-link voltage  $V_{dc}$ , dc storage capacitor Cdc, interfacing inductance  $L_f$ , and switching frequency  $f_{sw}$ . A detailed design procedure of VSI parameters is given; based on the following equations; the parameters of the conventional VSI topology are chosen. The dc-link capacitor value is given by

$$C_{dc} = \frac{\left(2X - \frac{X}{2}\right)nT}{\left(1.8V_m\right)^2 - \left(1.4V_m\right)^2} \quad (1)$$

where  $V_m$  is the peak value of the source voltage, X is the kVA rating of the system, n is the number of cycles, and T is the time period of each cycle. The interfacing inductance is given by

$$L_f = \frac{1.6V_m}{4hf_{swmax}} \tag{2}$$

Where

$$h = \sqrt{\frac{k_1}{k_2} \frac{2(m^2 - 1)}{4m^2} f_{swmax}} \quad (3)$$

Where  $k_1$  and  $k_2$  are proportionality constants,  $f_{swmax}$  is the maximum switching frequency of the switch,  $f_{swmin}$  is minimum switching frequency of the switch, and *m* is given by

$$m = \frac{1}{\sqrt{1 - f_{\rm swmin}/f_{\rm swmax}}}.$$

As mentioned earlier, the dc-link voltage reference ( $V_{dcref}$ ) of the conventional VSI topology has been taken as 1.6  $V_m$  for each capacitor.

| System Quantities                                       | Values                                                                                                                               |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| System voltages                                         | 230V(line to neutral),50Hz                                                                                                           |
| Linear load                                             | Z <sub>la</sub> =34+j47.5Ω                                                                                                           |
|                                                         | Z <sub>lb</sub> =81+j39.6Ω                                                                                                           |
|                                                         | $Z_{ic} = 31.5 + j70.9\Omega$                                                                                                        |
| Feeder impedance                                        | $Z_s=1+j3.141\Omega$                                                                                                                 |
|                                                         |                                                                                                                                      |
| Nonlinear load                                          | Three phase full bridge rectifier load feeding a R-L load of                                                                         |
| Nonlinear load                                          | Three phase full bridge rectifier load feeding a R-L load of $150\Omega$ -300mH                                                      |
| Nonlinear load<br>VSI parameters                        | Three phase full bridge rectifier load feeding a R-L load of $150\Omega$ -300mH $C_{dc}$ =3300 $\mu$ F, $V_{dcref}$ =1.6 $V_m$ =520v |
| Nonlinear load<br>VSI parameters                        | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                |
| Nonlinear load<br>VSI parameters<br>PI Controller gains | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                |

**TABLE 3.1.** System Parameters

Each capacitor consider a three-phase system with 230-V line-to-neutral voltage. The hysteresis band h is taken as 0.5 A. The interfacing inductance  $L_f$  is computed to be 26 mH. The base kVA rating of the system is taken as 15 kVA.  $C_{dc}$  is computed and found to be 3300  $\mu_F$ . The system parameters are given in Table 3.1 for the conventional VSI topology.

#### 4. DESIGN OF SHUNT CAPACITOR FFOR THE PROPOSED VSI TOPOLOGY

**A.** In the presence of the feeder impedance the terminal voltages are distorted due to unbalance and nonlinear load currents. Thus, these voltages can no longer be used to generate the reference quantities. In order ti improve the performance, positive –sequence voltages at the terminal are extracted using the power invariant instantaneous symmetrical transformation and are used for generating the reference currents. If the filter current resonants at a frequency then we get

$$C_{\rm shr} = \frac{1}{\omega_r^2 L_s}.$$

Where  $\mathbf{W}\mathbf{r} =$  fundamental frequency  $\mathbf{W}\mathbf{0}$ .

A straightforward insertion of shunt passive capacitor at the PCC may lead to stability issues and also with the increase in the capacitance value, the source current and terminal voltages increase. The use state feedback is one option to solve this problem.

#### B. Design of series capacitor in the proposed VSI topology

The fundamental filter current drawn by the shunt filter capacitor is neglected while designing the capacitor value. This is because the impedance between the PCC and ground becomes very high when  $C_{sh}$  is chosen much smaller than  $C_{sho}$  at fundamental frequency. The design of the series capacitor depends upon the value to which the dc-link voltage is reduced. When the loads are nonlinear then the proposed hybrid topology is more efficient. Then the minimum impedance in the system is given as:

$$Z_{\min} = \frac{V_{\text{base}}^2}{S_{\max}} = |R_l + jX_l| \quad (\text{say}).$$

In order to achieve the unity power factor, the shunt filter current needs to supply the required load reactive current. The filter current and load current in a particular phase are given as:

$$I_{\text{filter}} = \frac{V_{\text{inv1}} - V_{t1}}{R_f + j(X_{lf} - X_{cf})}$$
$$I_{\text{load}} = \frac{V_{t1}}{R_l + jX_l}$$

Neglected the interfacing resistance and equating the imaginary parts of the above equation is given as:

$$\frac{V_{t1}X_l}{R_l^2 + X_l^2} = \frac{V_{inv1} - V_{t1}}{(X_{lf} - X_{cf})^2} (X_{lf} - X_{cf})$$

Where  $X_{lf}=2\pi f L_f$ ,  $X_l=2\pi f L_1$  etc...

#### C. State Feedback Control

To derive the state space model of the system the single line diagram of the proposed DSTATCOM is considered.

Load Compensation at a Reduced DC Link Voltage by Using DSTATCOM with Non-Stiff Source



single line diagram of the proposed DSTATCOM

It contains three forcing functions:

- 1) The source voltage
- 2) Non-linear load current
- 3) Switching variable

The control vector is given as:

 $u=[u_c]$ 

The state space equation is given as:

 $\dot{x} = Ax + B_1v_s + B_2u + B_3I_h$ Where  $\begin{bmatrix} -R_s/L_s & 0 & 0 & -1/L_s & 0 \end{bmatrix}$ 

$$A = \begin{bmatrix} 0 & -R_f/L_f & 0 & 1/L_f & -1/L_f \\ 0 & 0 & -R_l/L_l & 1/L_f & 0 \\ 1/C_{\rm sh} & -1/C_{\rm sh} & -1/C_{\rm sh} & 0 & 0 \\ 0 & 1/C_f & 0 & 0 & 0 \end{bmatrix}$$
$$B_1 = \begin{bmatrix} 1/L_s \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \end{bmatrix}, \quad B_2 = \begin{bmatrix} 0 \\ -V_{\rm dc}/L_f \\ 0 \\ 0 \\ 0 \\ 0 \end{bmatrix}, \quad B_3 = \begin{bmatrix} 0 \\ 0 \\ 0 \\ -1/C_f \\ 0 \end{bmatrix}.$$

The state variables can be written as:

- $i_s = i_1; \quad i_{sh} = i_1 i_2 i_3; \quad i_l = i_3;$
- $i_f = i_3 i_1; \quad v_{cf} = v_{cf}; \quad v_{shf} = v_t.$

The transfoemed network of the z parameter is given as:

Thus by using the above equation we get:

$$\min f = \sum_{i=1}^{N} [\operatorname{Re}[\lambda_i(\Lambda_i - \Gamma_{1i}K)] - \xi_i(\Lambda_i - \Gamma_{1i}K)]$$

The feedback control ler is designed to ensure robustness under parametric variations.

The control law is defined as:

$$u_c = -K(z - z_{
m ref})$$

Where  $Z_{ref}$  = desired state vector

The optimization function is given as:

$$\min f = \sum_{i=1}^{N} [\operatorname{Re}[\lambda_i(\Lambda_i - \Gamma_{1i}K)] - \xi_i(\Lambda_i - \Gamma_{1i}K)]$$

Subjected to

$$K_{\min 1} < K_1 < K_{\max 1}, \quad K_{\min 2} < K_2 < K_{\max 2}.$$

Here  $K=[K_1 \ K_2 \ 0 \ 0 \ 0]$  and N is the number of possible operating conditions. The feedback gains are to be foundas  $K=[13.6759 \ 6.5009 \ 0 \ 0 \ 0]$ .

#### D. Generation of Reference Compensator Currents Unbalanced And Distored Voltages

In this paper the reference currents are generated using instantaneous symmetrical component theory and are given as:

$$i_{fa}^{*} = i_{la} - i_{sa}^{*} = i_{la} - \frac{v_{ta} + \gamma(v_{tb} - v_{tc})}{\Delta} (P_{\text{lavg}} + P_{\text{loss}})$$

$$i_{fb}^{*} = i_{lb} - i_{sb}^{*} = i_{lb} - \frac{v_{tb} + \gamma(v_{tc} - v_{ta})}{\Delta} (P_{\text{lavg}} + P_{\text{loss}})$$

$$i_{fc}^{*} = i_{lc} - i_{sc}^{*} = i_{la} - \frac{v_{tc} + \gamma(v_{ta} - v_{tb})}{\Delta} (P_{\text{lavg}} + P_{\text{loss}})$$

Where

$$\Delta = \sum_{j=a,b,c} v_{tj}^2, \gamma = \tan \varphi / \sqrt{3}.$$

Where P<sub>avg</sub> =average load power

P<sub>loss</sub> =switching and ohmic losses

In this paper, the load currents are unbalanced and distorted, these currents flow through the feeder impedance and make the voltage at PCC unbalanced and distorted. If the loads are unbalanced and distorted it is not possible to get the balanced and sinusoidal currents after compensation. To remove this limitation  $v_{ta1}^+(t)$ ,  $v_{tb1}^+(t)$  and  $v_{tc1}^+(t)$  of the distorted terminal voltages are extracted. Now, the voltages  $v_{ta}(t)$ ,  $v_{tb}(t)$ , and  $v_{tc}(t)$  in (21) are replaced by  $v_{ta1}^+(t)$ ,  $v_{tb1}^+(t)$ , and  $v_{tc1}^+(t)$ , respectively. Therefore, the expressions for reference compensator currents become

$$i_{fa}^{*} = i_{la} - i_{sa}^{*} = i_{la} - \frac{v_{ta1}^{+} + \gamma(v_{tb1}^{+} - v_{tc1}^{+})}{\Delta_{1}^{+}}(P_{\text{lavg}} + P_{\text{loss}})$$

$$i_{fb}^{*} = i_{lb} - i_{sb}^{*} = i_{lb} - \frac{v_{tb1}^{+} + \gamma(v_{tc1}^{+} - v_{ta1}^{+})}{\Delta_{1}^{+}}(P_{\text{lavg}} + P_{\text{loss}})$$

$$i_{fc}^{*} = i_{lc} - i_{sc}^{*} = i_{la} - \frac{v_{tc1}^{+} + \gamma(v_{ta1}^{+} - v_{tb1}^{+})}{\Delta_{1}^{+}}(P_{\text{lavg}} + P_{\text{loss}})$$

Where

$$i_{fc}^{*} = i_{lc} - i_{sc}^{*} = i_{la} - \frac{v_{tc1}^{+} + \gamma(v_{ta1}^{+} - v_{tb1}^{+})}{\Delta_{1}^{+}}(P_{\text{lavg}} + P_{\text{loss}})$$

The positive-sequence voltages that are extracted from the terminal voltages  $v_{ta}$ ,  $v_{tb}$ , and  $v_{tc}$  are the reference filter capacitor voltages and are denoted by  $v_{sha}^*$ ,  $v_{shb}^*$ , and  $v_{shc}^*$ . The reference filter capacitors currents are computed using these reference voltages and are given as follows:

$$\begin{bmatrix} i_{\rm sha}^* \\ i_{\rm shb}^* \\ i_{\rm shc}^* \end{bmatrix} = \omega C_{\rm sh} e^{j90} \begin{bmatrix} v_{\rm sha}^* \\ v_{\rm shb}^* \\ v_{\rm shc}^* \end{bmatrix}.$$

Unlike the predictive controllers, the hysteresis controller has the advantage of peak-current-limiting capacity apart from in addition to other merits such as extremely good dynamic performance, simplicity in implementation, and independence from load parameter variations. The disadvantage with this hysteresis method is that the converter switching frequency is highly dependent on the ac voltage and varies with it. The switching signals generated for the VSI are as follows:

$$u_c = -K(z - z_{\text{ref}})$$
  
$$u = \text{hys}(-K(z - z_{\text{ref}})).$$
(24)

If  $h \ge lim$  then hys (h) = -1, bottom switch is turned ON, whereas top switch is turned OFF  $(S_a = 0, S'_a = 1)$ .

If  $h \le lim$  then hys (h) = 1, top switch is turned ON, whereas bottom switch is turned OFF  $(S_a = 1, S'_a = 0)$ .

The control circuitry is simple for both topologies because only three switching commands are to be generated. These three signals along with the complementary signals will control all the switches of the inverter.

## 5. SIMULATION RSULTS

\_ \_ /

In order to validate the proposed topology simulation is carried out using MATLAB. The source currents and the terminal voltages are not balanced before compensation, but after compensation both are balanced and sinusoidal output is obtain. Using PI controller the voltages across the two capacitors are maintained constant to the reference value. The dc-link capacitors across the top and bottom are shown below.

The problems which affect the power quality in distribution systems are pertaining to the

#### International Journal of Emerging Engineering Research and Technology

#### B.Shravani & M.Naga Himaja

specifications of the loads. Some of the most popular effects are: the harmonics generated by nonlinear loads and unbalanced loads and the low-power factor of the loads. A part from nonlinear loads, events like motor starting, capacitor switching and unusual faults could also impose power quality (PQ) problems. Fixed, mechanical switched reactor/capacitor banks and Static VAR Compensator (SVC) have been employed in power industry for improvement of system performances.

These types of compensation have some disadvantages such as limited bandwidth, slower response, more losses and big size. Recently, due to fast extension of high power switching elements such as IGBTs and IGCTs, DSTATCOM is a shunt custom power devices, has been recognized the second generation compensator for power factor correction load.

## 6. CONCLUSION

A new hybrid topology is proposed in this paper, which has the capability of compensating the load at a lower dc-link voltage under non-stiff source. Design of the filter parameters is explained in detail. The proposed method is validated through simulation in a three phase distribution system. The proposed topology has less average switching frequency, less thresholds in the source currents and terminal voltages compared to the conventional topology.

## Simulation Results:



Source current after compensation



Filter current after compensation



Filter current after compensation



Terminal voltage after compensation

#### REFERENCES

- [1] A. Sahoo and T. Thyagarajan, "Modeling of facts and custom power devices in distribution network to improve power quality," in Proc. Int. Conf. Power Syst., 2009, pp. 1–7.
- [2] S. V. R. Kumar and S. S. Nagaraju, "Simulation of DSTATCOM and DVR in Power Systems," ARPN J. Eng. Appl. Sci., vol. 2, no. 3, pp. 7–13, 2007.
- [3] Y. Ye, M. Kazerani, and V. Quintana, "Modeling, control and implementation of three-phase PWM converters," IEEE Trans. Power Electron., vol. 18, no. 3, pp. 857–864, May 2003.
- [4] A. Ghosh and G. Ledwich, "Load compensating DSTATCOM in weak ac systems," IEEE Trans. Power Del., vol. 18, no. 4, pp. 1302–1309, Oct. 2003.
- [5] M. Routimo, M. Salo, and H. Tuusa, "Comparison of voltage-source and current-source shunt active power filters," IEEE Trans. Power Electron., vol. 22, no. 2, pp. 636–643, Mar. 2007.

## **AUTHORS' BIOGRAPHY**



**B.Shravani** received B.Tech degree from Rajeev Gandhi Memorial College in the year 2009 and the master's degree from St.Mark educational instisution.



**M.Naga Himaja** received B.Tech degree from Santhi Ram engineering college in the year 2011 and the master's degree from SRM university. She is working as the assistant prof. in CRIT educational institution.