

# High Speed and Low Power Multiplier Using Reversible Logic for Wireless Communications

# Madhu Kumari Singh<sup>1</sup>, N. Shivakumar<sup>2</sup>, Dr. D. Subba Rao<sup>3</sup>

<sup>1</sup>Department of ECE, Siddhartha Institute of Engineering and Technology, Hyderabad, India (PG Scholar) <sup>2</sup>Department of ECE, Siddhartha Institute of Engineering and Technology, Hyderabad, India (Assistant Professor) <sup>3</sup>Department of ECE, Siddhartha Institute of Engineering and Technology, Hyderabad, India (Head of the Department)

### ABSTRACT

Multipliers are vital components of any processor or computing machine, performance of microcontrollers and Digital signal processors are evaluated on the basis of number of multiplications performed in unit time. Hence better multiplier architectures are bound to increase the efficiency of the system. Vedic multiplier is one such promising solution. It's simple architecture coupled with increased speed forms an unparalleled combination for serving any complex multiplication computations. Tagged with these highlights, implementing this with reversible logic further reduces power dissipation. Power dissipation is another important constraint in an embedded system which cannot be neglected. In this paper we bring out a Vedic multiplier known as "Urdhva Tiryakbhayam" meaning vertical and crosswise, implemented using reversible logic vedic multiplier with 4,8,16,32 bit sizes.

Keywords: Reversible logic, Urdhva Tiryakbhayam..

### **INTRODUCTION**

Vedic mathematics [I] is the ancient Indian system of mathematics which mainly deals with Vedic mathematical formulae and their application to various branches of Mathematics. Vedic mathematics was reconstructed from the ancient Indian scriptures (Vedas) by Sri Bharati Krsna Tirtha after his research on Vedas [16]. He constructed 16 sutras and 16 upa sutras after extensive research in Atharva Veda. The most famous among these 16 are Nikhilam Sutram, Urdhva Tiryakbhayam, and Anurupye. It has been found that Urdhva Tiryakbhayam is the most efficient among these. The beauty of Vedic mathematics lies in the fact that it reduces otherwise cumbersome looking calculations in conventional mathematics to very simple ones. This is so because the Vedic formulae are claimed to be based on the natural principles on which the human mind works. Hence multiplications in DSP blocks can be performed at faster rate. This is a very interesting field and presents some effective algorithms which can be applied to various branches of engineering. Digital signal processing (DSP) is the technology that is omni present in almost every engineering discipline. Faster additions and multiplications are the order of the day. Multiplication is the most basic and frequently used operations in a CPU. Multiplication is an operation of scaling one number by another. Multiplication operations also form the basis for other complex operations such as convolution, Discrete Fourier Transform, Fast Fourier Trans forms, etc. With ever increasing need for faster clock frequency it becomes imperative to have faster arithmetic unit. Hence Vedic mathematics can be apply employed here to perform multiplication. Reversible logic is one of the promising fields for future low power design technologies. Since one of the requirements of all DSP processors and other hand held devices is to minimize power dissipation multipliers with high speed and lower dissipations are critical. This paper proposes an implementation of Reversible Urdhva Tirvakbhayam Multiplier which consists of two cardinal features. One is the fast multiplication feature derived from Vedic algorithm Urdhva Tiryakbhayam and another is the reduced heat dissipation by the virtue of implementing the circuit using reversible logic gates.

\*Address for correspondence:

madhukumarisingh@gmail.com

### **REVERSIBLE LOGIC**

Reversible logic is a promising computing design paradigm which presents a method for constructing computers that produce no heat dissipation. Reversible computing emerged as a result of the application of quantum mechanics principles towards the development of a universal computing machine. Specifically, the fundamentals of reversible computing are based on the relationship between entropy, heat transfer between molecules in a system, the probability of a quantum particle occupying a particular state at any given time, and the quantum electrodynamics between electrons when they are in dose proximity. The basic principle of reversible computing is that a objective device with an identical number of input and output lines will produce a computing environment where the electrodynamics of the system allow for prediction of all future states based on known past states, and the system reaches every possible state, resulting in no heat dissipation. A reversible logic gate is an N-input N-output logic device that provides one to one mapping between the input and the output. It not only helps us to determine the outputs from the inputs but also helps us to uniquely recover the inputs from the outputs. Garbage outputs are those which do not contribute to the reversible logic realization of the design. Quantum cast refers to the cost of the circuit in terms of the cost of a primitive gate. Gate count is the number of reversible gates used to realize the function. Gate level refers to the number of levels which are required to realize the given logic functions. The following are the important design constraints for reversible logic circuits. Reversible logic gates do not allow fan-outs. Reversible logic circuits should have minimum quantum cost. The design can be optimized so as to produce minimum number of garbage outputs. The reversible logic circuits must use minimum number of constant inputs. The reversible logic circuits must use a minimum logic depth or gate levels. The basic reversible logic gates encountered during the design are listed below:

#### **Feynman Gate**

It is a 2x2 gate and its logic circuit is as shown in the figure. It is also known as Controlled Not (CNOT) Gate. It has quantum cost one and is generally used for Fan Out purposes.



### **Peres Gate**

It is a 3x3 gate and its logic circuit is as shown in the figure. It has quantum cost four. It is used to realize various Boolean functions such as AND, XOR.



### **Fredkin Gate**

It is a 3x3 gate and its logic circuit is as shown in the figure. It has quantum cost five. It can be used to implement a Multiplexer.



### **HNG Gate**

It is a 4x4 gate and its logic circuit is as shown in the figure. It has quantum cost six. It is used for designing ripple carry adders. It can produce both sum and carry in a single gate thus minimizing the garbage and gate counts.



### Urdhva Tiryakbhayam

Urdhva Tiryakbhayam (UT) is a multiplier based on Vedic mathematical algorithms devised by ancient Indian Vedic mathematicians. Urdhva Tiryakbhayam sutra can be applied to all cases of multiplications viz. Binary, Hex and also Decimals. It is based on the concept that generation of all partial products can be done and then concurrent addition of these partial products is performed. The parallelism in generation of partial products and their summation is obtained using Urdhva Tiryakbhayam. Unlike other multipliers with the increase in the number of bits of multiplicand and/or multiplier the time delay in computation of the product does not increase proportionately. Because of this fact the time of computation is independent of c10ck frequency of the processor. Hence one can limit the clock frequency to a lower value. Also, since processors using lower clock frequency dissipate lower energy, it is economical in terms of power factor to use low frequency processors employing fast algorithms like the above mentioned. The Multiplier based on this sutra has the advantage that as the number of bits increases, gate delay and area increases at a slow pace as compared to other conventional multipliers. The algorithm can be iIIustrated using the following visual walkthrough. Figure shows the application of the algorithm for decimal multiplication and for binary multiplication.

### **REVERSIBLE URDHVA TIRYAKBHAAM MULTIPLIER**

The digital logic implementation of the 2X2 Urdhva Tiryakbhayam multiplier using the conventional logic gates is as shown in figure. The expressions for the four output bits are given under. This design does not consider the fan-out. The circuit requires a total of six reversible logic gates out of which five are Peres gates and remaining one is the Feynman Gate. The quantum cost of the 2X2 Urdhva Tiryakbhayam Multiplier is enumerated to be 21. The number of garbage outputs is 9 and number of constant inputs is 4.





**The Reversible Implementation** 

The Reversible 4X4 Urdhva Tiryakbhayam Multiplier design from the 2X2 multiplier. The block diagram of the 4X4 Vedic Multiplier is presented in the figure It consists of four 2X2 multipliers each of which procedures four bits as inputs; two bits from the multiplicand and two bits from the multiplier. The lower two bits of the output of the first 2X2 multiplier are entrapped as the lowest two bits of the final result of multiplication. And second multiplier output ,third multiplier output given as input to the four bit ripple carry adder then get output. Adder output and first multiplier output add three zeros are given as input to five input bits ripple carry adder then get output. Adder output. Adder output and fourth multiplication given as input four bit ripple carry adder. These six bits from the upper bits of the final result. The ripple carry adder is consummated (realized) using the HNG Gate. The number of bits that need to be ripple carried verdicts the number of HNG gates to be used. Thus a 4 bit ripple carry adder needs 4 HNG gates and the 5 bit adder requires 5 HNG gates. This design also does not take into consideration the fan out gates. For this design the quantum cost is computed to be 162, the total number of gates used will be 37, the number of garbage outputs will be 62 and the number of constant inputs will be 29.



# 4x4 Multiplier



### **8x8 Multiplier**



# **16x16 Multiplier**



### 32x32 Multiplier



# SIMULATION RESULTS

### **4x4 Multiplier**

| Name       | Value | 999,995 ps | 999,996 ps | 999,997 ps | 999,998 ps | 999,999 ps |
|------------|-------|------------|------------|------------|------------|------------|
| 🕨 📑 a[3:0] | 15    |            |            | 15         |            |            |
| 🕨 📑 b[3:0] | 15    |            |            | 15         |            |            |
| 🕨 式 q[7:0] | 225   |            |            | 225        |            |            |
|            |       |            |            |            |            |            |
|            |       |            |            |            |            |            |

**8x8 Multiplier** 

| Name         | Value | 1999,995 ps | 999,996 ps | 999,997 ps | 1999,998 ps | 1999,999 ps |
|--------------|-------|-------------|------------|------------|-------------|-------------|
| 🕨 📑 in1[7:0] | 255   |             |            | 255        |             |             |
| 🕨 📷 in2[7:0] | 255   |             |            | 255        |             |             |
| 🕨 📷 mul_outi | 65025 |             |            | 65025      |             |             |
|              |       |             |            |            |             |             |

### **16x16 Multiplier**

| Name          | Value    | 999,995 ps | 999,996 ps | 999,997 ps | 999,998 ps | 999,999 ps |
|---------------|----------|------------|------------|------------|------------|------------|
| 🕨 📑 in1[15:0] | 25926    |            |            | 25926      |            |            |
| 🕨 📷 in2[15:0] | 8981     |            |            | 8981       |            |            |
| 🕨 ≼ mul_out   | 23284140 |            |            | 232841406  |            |            |
|               |          |            |            |            |            |            |
|               |          |            |            |            |            |            |

### 32x32 Multiplier

| Name          | Value | 999,995 ps | 999,996 ps | 999,997 ps | 999,998 ps | 999,999 ps |
|---------------|-------|------------|------------|------------|------------|------------|
| 🕨 ≼ in1[31:0] | 19    |            |            | 19         |            |            |
| 🕨 ≼ in2[31:0] | 18    |            |            | 18         |            |            |
| 🕨 📑 mul_out   | 342   |            |            | 342        |            |            |
|               |       |            |            |            |            |            |
|               |       |            |            |            |            |            |

### CONCLUSION

The Urdhva Tiryakbhayam Vedic Multiplier realized using reversible logic gates. Firstly a basic  $2x^2$  UT multiplier is designed. This design stems from the conventional logic implementation. After this, the  $2x^2$  UT multiplier block is cascaded to obtain  $4x^4$  multiplier. The  $4x^4$  UT multiplier block is cascaded to obtain  $8x^8$  multiplier. The  $8x^8$  UT multiplier block is cascaded to obtain  $16x^{16}$  multiplier. The  $16x^{16}$  UT multiplier block is cascaded to obtain  $32x^{32}$  multiplier. The ripple carry adders which were required for adding the partial products were constructed using HNG gates.4 bit vedic multiplier designed and get simulation and synthesis waveforms using Xilinx 13.2.

### REFERENCES

- [1] Swami Bharati Krsna Tirtha, Vedic Mathematics. Delhi: Motilal Banarsidass publishers 1965
- [2] Rakshith Saligram and Rakshith T.R. "Design of Reversible Multipliers for linear filtering Applications in DSP" International Journal of VLSI Design and Communication systems, Dec-12
- 67 International Journal of Emerging Engineering Research and Technology V3 I8 August 2015

- [3] R. Landauer,"Irreversibility and Heat Generation in the Computational Process", IBM Journal of Research and Development, 5, pp.183-191, 1961.
- [4] C.H. Bennett, "Logical reversibility of Computation", IBM J. Research and Development, pp.525-532, November 1973.
- [5] R. Feynman, "Quantum Mechanical Computers," Optics News, Vol.11, pp. 11-20, 1985.
- [6] H. Thapliyal and M.B. Srinivas, "Novel Reversible Multiplier Architecture Using Reversible TSG Gate", Proc. IEEE International Conference on Computer Systems and Applications, pp. 100-103, March 20 06.
- [7] Shams, M., M. Haghparast and K. Navi, Novel reversible multiplier circuit in nanotechnology. World Appl. Sci. J., 3(5): 806-810.
- [8] Somayeh Babazadeh and Majid Haghparast, "Design of a Nanometric Fault Tolerant Reversible Multiplier Circuit" Journal of Basic and Applied Scientific Research, 2012.
- [9] Thapliyal, H., M.B. Srinivas and H.R. Arabnia, 2005, A Reversible Version of 4x4 Bit Array Multiplier with Minimum Gates and Garbage Outputs, Int. Conf. Embedded System, Applications (ESA'05), Las Vegas, USA, pp: 106 114.
- [10] H. Thapliyal and M.B. Srinivas, "Reversible Multiplier Architecture Using TSG Gate", Proc. IEEE International Conference on Computer Systems and Applications, pp. 241-244, March 20 07.
- [11] [M. Haghparast et al., "Design of a Novel Reversible Multiplier Circuit using HNG Gate in Nanotechnology," in World Applied Science Journal, Vol. 3, No. 6, pp. 974-978, 2008.
- [12] M. S. Islam et al., "Realization of Reversible Multiplier Circuit," in Information Tech. 1, Vol. 8, No. 2, pp. 117-121, 2005.
- [13] K. Navi, M. Haghparast, S. JafaraliJassbi, O. Hashemipour, Design of a novel reversible multiplier circuit using HNG gate, World Sci. 1 3 (6).
- [14] M. Shams et al., "Novel Reversible Multiplier Circuits in Nanotechnology," in World Applied Science Journal, Vol. 3, No. 5, pp, pp. 806- 810, 2008.
- [15] M S Islam, M M Rahman, Z Begum and M Z Hafiz, 2009. Low Cost Quantum Realization of Reversible Multiplier Circuit. Information Technology Journal, vol. 8(2), pp. 208-213.
- [16] E. Fredkin and T. Toffoli, "Conservative Logic", Int'l 1 Theoretical Physics Vo121, pp.219-253, 1982.
- [17] A. Peres, Reversible logic and quantum computers, Phys. Rev. A 32 (1985) 3266-3276.
- [18] Rakshith Saligram and Rakshith T.R. "Novel Code Converter Employing Reversible Logic", International Journal of Computer Applications (IJCA), August 2012.
- [19] G Ganesh Kumarand V Charishma, Design of high speed vedic multiplier using vedic mathematics techniques, ltn'l J. of Scientific and Research Publications, Vol. 2 Issue 3 March 2012
- [20] Vedic Mathematics: http://www.hinduism.co.za/vedic.html.

# **AUTHORS' BIOGRAPHY**



**Madhu Kumari Singh,** has completed her B.Tech in Electronics and Communication Engineering from Sindhura College of Engineering & Technology, Godavarikhani, and J.N.T.U.H Affiliated College in 2011. She is pursuing her M.Tech in VLSI System Design from Siddhartha College of Engineering and Technology, Hyderabad, J.N.T.U.H Affiliated College.



**N. Shivakumar** is an Assistant Professor at Siddhartha Institute of Engineering and Technology, Hyderabad in ECE Department. He received his B.Tech degree in Electronics and Communication Engineering from Swarna Bharathi Institute of Science and Technology, Khammam and M.Tech degree in VLSI System Design from Narayana Engineering College, Hyderabad. He attended many workshops and conferences related to VLSI and Low power VLSI. His research interest is VLSI Technology and Design, communication systems and antennas.



**Dr. D Subba Rao,** is a proficient Ph.D person in the research area of Image Processing from Vel-Tech University, Chennai along with initial degrees of Bachelor of Technology in Electronics and Communication Engineering (ECE) from Dr. S G I E T, Markapur and Master of Technology in Embedded Systems from SRM University, Chennai. He has 13 years of teaching experience and has published 12 Papers in International Journals, 2 Papers in National Journals and has been noted under 4 International Conferences. He has a fellowship of The

Institution of Electronics and Telecommunication Engineers (IETE) along with a Life time membership of Indian Society for Technical Education (ISTE). He is currently bounded as an Associate Professor and is being chaired as Head of the Department for Electronics and Communication Engineering discipline at Siddhartha Institute of Engineering and Technology, Ibrahimpatnam, Hyderabad.